### Government of Karnataka Department of Technical Education Board of Technical Examinations, Bengaluru

| Course Title :Verilog Lab      |                        | Course Code                | : 15EC65P  |
|--------------------------------|------------------------|----------------------------|------------|
| Semester                       | : 6                    | Course Group               | : Core     |
| Teaching Scheme in Hr. (L:T:P) | : 0:2:4                | Credits                    | : 3        |
| Type of course                 | : Tutorial + Practical | <b>Total Contact Hours</b> | : 78       |
| CIE                            | : 25 Marks             | SEE                        | : 50 Marks |

## **Prerequisites**

Knowledge of basic Mathematics, digital electronic circuits and Programming languages.

## **Course Objectives**

Learn and understand the basics of Hardware description language and its use in designing electronic circuits.

### **Course Outcomes**

At the end of the course, the students will be able to

- 1. Understand the basics of Hardware Description Languages, Program structure and basic language elements of Verilog.
- 2. Understand types of modelling, modules, functions of Verilog and simulate and synthesize related Programs.
- 3. Design, Simulate and synthesize various Verilog descriptions for Combinational circuits.
- 4. Design, Simulate and synthesize various Verilog descriptions for Sequential circuits.

|                  | Course Outcome                                                                                                              | CL            | Experiments<br>linked           | Linked<br>PO         | Teaching<br>Hrs |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------|----------------------|-----------------|--|--|--|
| CO1              | Understand the basics of Hardware<br>Description Languages, Program<br>structure and basic language<br>elements of Verilog. | <b>R/U</b> /A | Unit-1<br>Tutorial/practic<br>e | 1,2,3,4,<br>10       | 12              |  |  |  |
| CO2              | Understand types of modelling,<br>modules, functions of Verilog and<br>simulate and synthesize related<br>Programs.         | R/U/A/<br>E   | Unit-1,Unit -2<br>E:1 to 2      | 1,2,3,4,5,<br>8,10   | 12+6=18         |  |  |  |
| CO3              | Design, Simulate and Synthesize<br>various Verilog descriptions for<br>Combinational circuits.                              | U/A/E         | Unit -2,<br>E:3 to 6            | 1,2,3,4,5,<br>8,10   | 15              |  |  |  |
| CO4              | Design, Simulate and Synthesize<br>various Verilog descriptions for<br>Sequential circuits.                                 | U/A/C         | Unit-2<br>E:7 to 11             | 1,2,3,4,5,<br>8,9,10 | 21              |  |  |  |
| Two CIE/IA Tests |                                                                                                                             |               |                                 |                      |                 |  |  |  |
|                  |                                                                                                                             |               | Stude                           | nt activity          | 06              |  |  |  |

| Total sessions include two tests | 78 |
|----------------------------------|----|
|----------------------------------|----|

Legend: R-Remember, U-Understand, A-Application, E-Evaluate, C-Create, CL-Cognitive Level, and PO-Program Outcome

| Course   | Programme Outcomes |     |     |     |     |     |     |     |     |      |
|----------|--------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|
| Outcomes | PO1                | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 |
| CO1      | *                  | *   | *   | *   |     |     |     |     |     | *    |
| CO2      | *                  | *   | *   | *   | *   |     |     | *   |     | *    |
| CO3      | *                  | *   | *   | *   | *   |     |     | *   |     | *    |
| CO4      | *                  | *   | *   | *   | *   |     |     | *   | *   | *    |

# Mapping Course Outcomes with Program Outcomes

## **Course-PO Attainment Matrix**

| Garran                                                                                                                                                                                                                        |             | Programme Outcomes |           |             |           |           |            |            |           |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|-----------|-------------|-----------|-----------|------------|------------|-----------|----|
| Course                                                                                                                                                                                                                        | 1           | 2                  | 3         | 4           | 5         | 6         | 7          | 8          | 9         | 10 |
| Verilog Lab                                                                                                                                                                                                                   | 3           | 3                  | 3         | 3           | 3         |           |            | 3          | 1         | 3  |
| Level 3- Highly Addressed, Level 2-Moderately Addressed, Level 1-Low Addressed.                                                                                                                                               |             |                    |           |             |           |           |            |            |           |    |
| Method is to relate the level of PO with the number of hours devoted to the COs which address the given PO. If $\geq 40\%$ of classroom sessions addressing a particular PO, it is considered that PO is addressed at Level 3 |             |                    |           |             |           |           |            |            |           |    |
| If 25 to 40% of classroom sessions addressing a particular PO, it is considered that PO is addressed at Level 2                                                                                                               |             |                    |           |             |           |           |            |            |           |    |
| If 5 to 25% of classroom see                                                                                                                                                                                                  |             |                    |           |             |           |           |            |            |           |    |
| If $< 5\%$ of classroom sessio                                                                                                                                                                                                | ns addressi | ng a part          | icular PO | D, it is co | onsidered | d that PO | is conside | ered not-a | addressed | d. |

# **Course Contents**

# **UNIT – 1: Tutorial and Practice**

# **Duration: 24 Hrs.**

| Sl.<br>No. | Topic/Exercises                                                                                                                                                                                                                                                                                                                        | Duration<br>(Hr.) |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 1          | Evolution of Computer-Aided digital design, Introduction to HDL, Importance of HDL, levels of abstraction, types of code-Structural and procedural.                                                                                                                                                                                    | 3                 |
| 2          | Introduction to Verilog HDL, Definition, Program Structure of Verilog, Lexical Tokens/Conventions-explain with syntax-White Space, Comments, Numbers, Identifiers, Operators, Verilog Keywords. Data types-explain with syntax-Value Set, Wire, Reg, Input, Output, Inout Integer, Supply0, Supply1, Time, Parameter. Simple examples. | 3                 |
| 3          | <b>Operators with examples</b> -Arithmetic, Logical, Relational, Bit-wise, Reduction, Shift, concatenation, Replication, Conditional operators. Operator Precedence.                                                                                                                                                                   | 3                 |

| 4 | <b>Operands</b> -explain with syntax-Literals, Wires, Regs, and Parameters, Bit-Selects, Part-Selects, Function Calls. Simple examples.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3  |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 5 | <b>Modules</b> -Module Declaration, Continuous Assignment, Module Instantiations,<br>Parameterized Modules, Procedures: Always and Initial Blocks. Simple<br>examples.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3  |
| 6 | <b>Tasks and Functions-</b> display, strobe, monitor, reset, stop, finish etc. <b>Timing Control</b> -Delay Control(#), Events, wait Statement, join Statements.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3  |
| 7 | <b>Behavioral Modeling</b> -Procedural Assignments, Delay in Assignment, Blocking Assignments, Non-blocking (RTL) Assignments, begin end, for Loops, while Loops, forever Loops, if else if else, disable, case. Simple examples.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3  |
| 8 | <b>Functions</b> -Function Declaration, Return Value, Call, Function Rules, Simple Examples. Brief description about Gate-Level Modeling, Dataflow Modeling, Switch-Level Modeling.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3  |
|   | Total                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 24 |
|   | Practice Exercises                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |
|   | <ul> <li>Write and execute verilog code for the following problems</li> <li>1. Verilog Description for all two input basic gates.</li> <li>2. Verilog Description for two input Arithmetic operations.</li> <li>3. Verilog Description for three/four input Logical operations.</li> <li>4. Compute the output for arithmetic expression. y=(a+b*c)/(a+c)</li> <li>5. Compute the output for Logical expression. y= (A and B) or (B and C).</li> <li>6. Verilog Description for 1-bit Full Adder</li> <li>7. Verilog Description for 2:1 multiplexer using dataflow/behavioral method.</li> <li>8. Verilog Description for 1:2 De-multiplexer using dataflow/behavioral method.</li> <li>9. Verilog Description for 2-bit parallel adder.</li> <li>10. Verilog Description for 2-bit ALU with any 2 arithmetic and logical operations.</li> </ul> |    |

# UNIT – 2: Graded Exercises

# Duration: 48 Hr.

Write the verilog code for the following problems and simulate using any HDL simulator/synthesis software (Xilinx/Modelsim/Simulink etc) and download to FPGA/CPLD trainerkits.

| Sl.<br>No. | Topic/Exercises                                                                                                                                                                                         | Duration<br>(Hr.) |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 1          | <ul><li>a) Verilog description for full-adder using structural modeling.</li><li>b) Verilog description for full-adder using behavioral modeling.</li></ul>                                             | 3                 |
| 2          | Verilog description for 4-bit ripple carry full-adder using 1-bit full-adder.                                                                                                                           | 3                 |
| 3          | <ul><li>a) Verilog description for BCD to seven segment decoder for common anode display using if else.</li><li>b) Verilog description for BCD to seven segment decoder using case statement.</li></ul> | 3                 |

| 4  | a) Verilog description for 4 -bit parallel adder.                              | 3  |
|----|--------------------------------------------------------------------------------|----|
| 4  | b) Verilog description for 4-bit comparator.                                   | 3  |
|    | a) Verilog description for 4-bit ALU with three logical & three arithmetic     |    |
| 5  | operations.                                                                    | 3  |
|    | b) Verilog description for any three relational and three bit-wise operations. |    |
|    | a) Verilog description for 4-to-1 multiplexer using logic equations.           |    |
| 6  | b) Verilog description for 4-to-1 multiplexer using conditional operators.     | C  |
| 6  | c) Verilog description for 4-to-1 multiplexer using behavioral modeling.       | 6  |
|    | d) Verilog description for 4-to-1 multiplexer using 2:1 muxes.                 |    |
| 7  | a) Verilog description for clocked T-flip flop.                                | 2  |
| 7  | b) Verilog description for edge-triggered D-flip flop.                         | 3  |
| 0  | a) Verilog description for edge-triggered JK-flip flop.                        | C  |
| 8  | b) Verilog description for 4-bit counter using JK-flip flop.                   | 6  |
| 9  | a) Verilog description for BCD up/down counter using behavior modeling.        | 3  |
| 9  | b) Verilog description for 4-bit ripple carry counter using T and D-flip flop. | 3  |
| 10 | Verilog description for universal shift register.                              | 3  |
|    | Two open-ended experiments of similar nature as above are to be assigned by    |    |
| 11 | the teacher. Student is expected to solve and execute/simulate independently   | 6  |
|    | using verilog code.                                                            |    |
|    | Two Internal Assessment Tests(CIE)                                             | 6  |
|    | Total Hours                                                                    | 48 |

# Unit – 3: Student Activities [CIE- 05 Marks] 06 Hours & off-classes

| Sl.<br>No. | Activity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Duration<br>(Hrs)         |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| 1          | <ul> <li>Develop the algorithm/flowchart and verilog description for the experiments as assigned by the teacher (Student is expected to solve and execute/simulate independently using verilog code).</li> <li>E.g.1.Design an 8-function ALU that takes 4-bit inputs A and B and a 3-bit input signal select, and gives a 5-bit output out.</li> <li>2. Design 8:1 mux using two 4:1 mux.</li> <li>3.Design the 4-to-1 multiplexer using if and else statements</li> <li>4.Verilog code for 4 bit binary to gray converter.</li> <li>Note: 1.Teacher can assign one experiment per batch (&lt;=4 students) for the student activity.</li> <li>2. Prepare a Hand-written report of the above activity limited to 4 to 6 pages.</li> </ul> | 06 Hrs<br>& Off-<br>class |

# References

- 1. Fundamentals of Digital logic with Verilog design-2e, Brown Vranesic, McGrawHill education, ISBN-13:978-0-07-066724-2.
- 1. Verilog HDL-A guide to Digital Design and Synthesis-Samir Palnitkar-ISBN: 0134516753; Pub: Prentice Hall PTR.

- 2. Introduction to Verilog-.Peter M. Nyasulu.
- 3. Handbook on Verilog HDL-Dr. Daniel C. Hyde, Bucknell University
- 4. Verilog Tutorial Deepak Kumar Tala
- 5. The Verilog Hardware Description Language-Donald Thomas and Philip Moorby (2008)
- 6. <u>http://www.iitk.ac.in/eclub/summercamp/Courses/CompArch/Verilog\_lab\_Solutions.pdf</u>
- 7. http://users.ece.utexas.edu/~ljohn/teaching/ee460m\_lab\_manual.pdf
- 8. <u>http://treymorris.com/classes/elen/248/lab/lab%20manuals/lab\_manual\_5.pdf</u>
- 9. http://dl.amobbs.com/bbs\_upload782111/files\_33/ourdev\_585395BQ8J9A.pdf
- 10. www.cc.gatech.edu/~hadi/.../01.../verilog/An%20Introduction%20to%20Verilog.pdf
- 11. www.ece.niu.edu.tw/~chu/download/fpga/verilog.pdf
- 12. <u>http://www.asic-world.com/</u>
- 13. <u>https://www.youtube.com/watch?v=QSEl\_O0Gtoo&list=PLoM0uG7tqR3qVss3zhBRniX</u> <u>U7mhHy2bwj</u>

# **Course Delivery**

The course will be normally delivered through two-hour tutorials and four-hour hands-on practice per week; hands-on practice shall include verilog simulation programs. Normally, one-hour tutorial followed by two-hour hands-on practice is recommended in each class. Tutorial shall be imparted before the conduction of the experiment. However, activities are carried-out off-class and demonstration/presentation can be in lab sessions.

## **Course Assessment and Evaluation Scheme**

| Assessment<br>Method | What  |                          | What     |                         | To<br>Whom | Assessment<br>mode<br>/Frequency<br>/timing | Max.<br>Marks                                                                      | Evidence<br>Collected | Course<br>Outcomes |
|----------------------|-------|--------------------------|----------|-------------------------|------------|---------------------------------------------|------------------------------------------------------------------------------------|-----------------------|--------------------|
|                      |       |                          |          | Two tests <sup>+</sup>  | 10         | Blue Books                                  | 1 to 5                                                                             |                       |                    |
| t<br>ent             | CIE   | IA                       | ts       | Record <sup>@</sup>     | 10         | Record Book                                 | 1 to 5                                                                             |                       |                    |
| Direct               |       |                          | den      | Activity*               | 05         | Report/Sheets                               | 1 to 5                                                                             |                       |                    |
| Direct<br>assessment | SEE   | End                      | Students | End of the course       | 50         | Answer Scripts at<br>BTE                    | 1 to 5                                                                             |                       |                    |
|                      |       | exam                     |          | Total                   | 75         |                                             |                                                                                    |                       |                    |
| sment                | feedb | ident<br>back on<br>urse |          | Middle of the<br>Course | Nil        | Feedback<br>Forms                           | 1 to 3 & Delivery<br>of course                                                     |                       |                    |
| Indirect assessment  | co    | nd of<br>urse<br>rvey    | Students | End of the<br>Course    | Nil        | Questionnaires                              | 1 to 5,<br>Effectiveness of<br>delivery<br>instructions &<br>assessment<br>methods |                       |                    |

### Master Scheme

Legends: CIE-Continuous Internal Evaluation, SEE- Semester End-exam Evaluation

- <sup>+</sup> Every I.A. test shall be conducted as per SEE scheme of valuation. However, scored marks will be scaled down to 10. Average of two tests, by rounding off any fractional part thereof to next higher integer, shall be considered for IA.
- \*Students should do activity as per the list of suggested activities/ similar activities with prior approval of the teacher. Activity process must be initiated well in advance so that it can be completed well before the end of the term. Rubrics to be devised appropriately by the concerned faculty to assess Student activities.
- <sup>@</sup>Record Writing: Average of marks allotted for all experiments shall be considered; fractional part of average shall be rounded-off to next higher integer.

## **Composition of CLs**

| Sl. No. | Cognitive Levels (CL) | Weightage (%) |
|---------|-----------------------|---------------|
| 1       | Remembering           | 20            |
| 2       | Understanding         | 30            |
| 3       | Applying              | 40            |
| 4       | Evaluation            | 06            |
| 5       | Create                | 04            |
|         | Total                 | 100           |

### **Continuous Internal Evaluation (CIE) pattern**

### (i) Student Activity (5 marks):

The student activities in Unit-3 or similar activities can be assigned by the teacher

### **Execution Notes:**

- 1. Each batch of 2 students is assigned at least one activity listed in Unit-3 based on interest of the students. Student can also choose any other similar /relevant activity with prior approval from the concerned teacher.
- 2. Teacher is expected to observe and record the progress of students activities
- 3. Assessment is made based on quality of work as prescribed by the following **rubrics** table

### (ii) Model of rubrics for assessing student activity (for every student)

|                                                | Scale                                                             |                                                                     |                                                              |                                                                |                                                                           | Marks         |
|------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------|---------------|
| Dimension                                      | 1<br>Unsatisfactor<br>y                                           | 2<br>Developing                                                     | 3<br>Satisfactory                                            | 4<br>Good                                                      | 5<br>Exemplary                                                            | (Examp<br>le) |
| 1.<br>Information<br>search and<br>Collection. | Does not<br>collect<br>information<br>relate to topic             | Collects very<br>limited<br>information,<br>some relate<br>to topic | Collects basic<br>information,<br>most refer to<br>the topic | Collects<br>more<br>information,<br>most refer to<br>the topic | Collects a<br>great deals of<br>information,<br>all refer to<br>the topic | 3             |
| 2. Full-fills<br>team roles<br>and duties      | Does not<br>perform any<br>duties<br>assigned to<br>the team role | Performs<br>very little<br>duties                                   | Performs<br>nearly all<br>duties                             | Performs<br>almost all<br>duties                               | Performs all<br>duties of<br>assigned<br>team roles                       | 2             |

| 3. Shares<br>work<br>equality | Always relies<br>on others to<br>do the work                        | Rarely does<br>the assigned<br>work, often<br>needs<br>reminding               | Usually does<br>the assigned<br>work, rarely<br>needs<br>reminding | Always does<br>the assigned<br>work, rarely<br>needs<br>reminding. | Always does<br>the assigned<br>work,<br>without<br>needing<br>reminding | 5                 |
|-------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------|
| 4. Listening<br>Skills        | Is always<br>talking, never<br>allows anyone<br>to else to<br>speak | Usually does<br>most of the<br>talking,<br>rarely allows<br>others to<br>speak | Listens, but<br>sometimes talk<br>too much,                        | Listens and<br>talks a little<br>more than<br>needed.              | Listens and<br>talks a fare<br>amount                                   | 3                 |
| Total marks                   |                                                                     |                                                                                |                                                                    |                                                                    |                                                                         | ceil(13/4<br>)= 4 |

### (iii) CIE/IA Tests (10 Marks)

Two tests shall be conducted in accordance with SEE pattern and the marks shall be scaled down to 10. Average of two tests, rounding-off any fractional part thereof to next higher integer, shall be considered for CIE/IA.

### (iv) Record Evaluation (10 Marks)

Every experiment shall be given marks, in the scale of 10, after its conduction based on student's performance and quality of write-up. Average of them, by rounding-off any fractional part thereof to next higher integer, shall be considered for CIE/IA.

## Semester End-exam Evaluation (SEE) Scheme

| Sl. No. | Scheme                                                                                     |       |
|---------|--------------------------------------------------------------------------------------------|-------|
|         |                                                                                            | Marks |
| 1       | Short questions onUnit-1 (only write-up)                                                   | 05    |
| 2       | Writing program and execution steps/procedure for two questions from the graded exercises. | 20    |
| 3       | Execution/Simulation of either one of the programs given in Sl. No. 2 above                | 15    |
| 4       | Open-ended problem: Writing one program and its execution/implementation.                  | 05    |
| 5       | Viva-voce                                                                                  | 05    |
|         | Total                                                                                      | 50    |

#### Note:

- 1. Candidate is expected to submit record for the examination.
- 2. Student shall be allowed to execute the program even if she/he is unable to write the procedure/steps.
- 3. Open-ended problem is of the nature and magnitude similar to graded exercises in Unit-2, and it can be assigned by the examiner. Further, open-end programs executed in Unit-3 shall be excluded. Idea behind open-end program is to assess the ability of a student to write any program or creativity.

# Model Questions for Practice and Semester End Examination

| Course Title :Verilog Lab | Course Code | : 15EC65P |
|---------------------------|-------------|-----------|
|---------------------------|-------------|-----------|

Note: The questions in the question bank are indicative but not exhaustive.

- 1. Write a verilog code for half-adder and full-adder using behavioral modelling.
- 2. Write a verilog code for half-subtractor and full-subtractor using behavioural modeling.
- 3. Write a verilog code for 4-bit full-adder, Using Dataflow Operators.
- 4. Write a verilog code for 4 bit parallel adder.
- 5. Write a verilog code for BCD to seven segment decoder.
- 6. Write a verilog code for 4 bit parallel adder.
- 7. Write a verilog codefor 4 bit comparator.
- 8. Write a verilog codefor 4-to-1 multiplexer, using logic equations.
- 9. Write a verilog codefor 4-to-1 multiplexer, using conditional operators.
- 10. Write a verilog codefor behavioral 4-to-1 multiplexer.
- 11. Write a verilog codefor1:4 de-multiplexer, using logic equations.
- 12. Write a verilog codefor1:4 de-multiplexer using behavioralmodeling.
- 13. Write a verilog code for clocked T-flipflop.
- 14. Write a verilog code for edge-triggered D-flipflop.
- 15. Write a verilog code for edge-triggered JK-flipflop
- 16. Write a verilog code forripple counter
- 17. Write a verilog code forbehavioral 4-bit counter.
- 18. Write a verilog code foruniversal shift register/left-right shifter using function.
- 19. Write a Switch-level verilogdescription of 2-to-1 multiplexer.
- 20. Write a Switch-level verilogdescription of CMOS inverter.
- 21. Write a Switch-level verilog for NOR-gate
- 22. Write a verilog code for 4-bit ALU with 3 logical & 3 arithmetic operations
- 23. Write a verilog code for any 2 relational and 2-bit-wise operations

End